## 65V, 8A Synchronous Step-Down Silent Switcher 2 with $2.5 \mu \mathrm{~A}$ Quiescent Current <br> DESCRIPTIOn

The LT®8645S synchronous step-down regulator features second generation Silent Switcher architecture designed to minimize EMI/EMC emissions while delivering high efficiency at high switching frequencies. This includes the integration of bypass capacitors to optimize all the fast current loops inside and make it easy to achieve advertised EMI performance by eliminating layout sensitivity. This performance makes the LT8645S ideal for noise sensitive applications and environments.
The fast, clean, low-overshoot switching edges enable high efficiency operation even at high switching frequencies, leading to a small overall solution size. Peak current mode control with a 40ns minimum on-time allows high step down ratios even at high switching frequencies.
Burst Mode operation enables ultralow standby current consumption, pulse-skipping mode allows full switching frequency at lower output loads, or spread spectrum operation can further reduce EMI/EMC emissions. Soft-start and tracking functionality is accessed via the TR/SS pin, and an accurate input voltage UVLO threshold can be set using the EN/UV pin. A CLKOUT pin enables synchronizing other regulators to the LT8645S.

[^0]
## TYPICAL APPLICATION

5V 8A Step-Down Converter



## LT8645S

ABSOLUTE MAXIMUM RATIOGS

## (Note 1)

VIN, EN/UV ..... 65 V
PG ..... 42V
BIAS ..... 25 V
FB, TR/SS ..... 4V
SYNC Voltage ..... 6 V
Operating Junction Temperature Range (Note 2)LT8645SE
$\qquad$ $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
LT8645SI
$-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Maximum Reflow (Package Body) Temperature ... $260^{\circ} \mathrm{C}$

## PIn CONFIGURATIOn



## ORDER INFORMATION

http://www.linear.com/product/LT8645S\#orderinfo

| PART NUMBER | PART MARKING* | FINISH CODE | PAD FINISH | PACKAGE TYPE** | MSL <br> RATING | TEMPERATURE RANGE |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| LT8645SEV\#PBF | $8645 S V$ |  | e4 | $\mathrm{Au}(\mathrm{RoHS})$ | LQFN (Laminate Package <br> with QFN Footprint) | 3 | | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| :--- |
| LT8645SIV\#PBF |

- Consult Marketing for parts specified with wider operating temperature ranges. *Device temperature grade is indicated by a label on the shipping container.
- Pad finish code is per IPC/JEDEC J-STD-609.

Parts ending with PBF are RoHS and WEEE compliant. **The LT8645S package has the same footprint as a standard $6 \mathrm{~mm} \times 4 \mathrm{~mm}$ QFN Package.

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Minimum Input Voltage |  | $\bullet$ |  | 3.0 | 3.4 | V |
| $V_{\text {IN }}$ Quiescent Current | $\mathrm{V}_{\text {EN/UV }}=0 \mathrm{~V}$ | $\bullet$ |  | $\begin{aligned} & 0.75 \\ & 0.75 \end{aligned}$ | $\begin{gathered} 3 \\ 10 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {EN/UV }}=2 \mathrm{~V}$, Not Switching, $\mathrm{V}_{\text {SYNC }}=0 \mathrm{~V}$ | $\bullet$ |  | 1.7 1.7 | $\begin{gathered} 4 \\ 10 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {EN/UV }}=2 \mathrm{~V}$, Not Switching, $\mathrm{V}_{\text {SYNC }}=2 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=60.4 \mathrm{k}$ |  |  | 0.4 | 0.6 | mA |
| 8645St |  |  |  |  |  |  |

ELECTRICAL CHARACTERISTICS The $\bullet$ denotes the speciifications which apply ver the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ Current in Regulation | $\begin{aligned} & V_{\text {OUT }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=6 \mathrm{~V} \text {, Output Load }=100 \mu \mathrm{~A} \\ & \mathrm{~V}_{\text {OUT }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=6 \mathrm{~V}, \text { Output Load }=1 \mathrm{~mA} \end{aligned}$ |  |  | $\begin{gathered} 17 \\ 200 \end{gathered}$ | $\begin{gathered} 60 \\ 400 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Feedback Reference Voltage | $\begin{aligned} & V_{\text {IN }}=6 \mathrm{~V} \\ & V_{\text {IN }}=6 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & \hline 0.964 \\ & 0.958 \end{aligned}$ | $\begin{aligned} & 0.970 \\ & 0.970 \end{aligned}$ | $\begin{aligned} & 0.976 \\ & 0.982 \end{aligned}$ | V |
| Feedback Voltage Line Regulation | $\mathrm{V}_{\text {IN }}=4.0 \mathrm{~V}$ to 42V | $\bullet$ |  | 0.004 | 0.025 | \%/V |
| Feedback Pin Input Current | $V_{\text {FB }}=1 \mathrm{~V}$ |  | -20 |  | 20 | nA |
| BIAS Pin Current Consumption | $\mathrm{V}_{\text {BIAS }}=3.3 \mathrm{~V}, \mathrm{f}_{\text {SW }}=2 \mathrm{MHz}$ |  |  | 22 |  | mA |
| Minimum On-Time | $\begin{aligned} & I_{\text {LOAD }}=2 A, S Y N C=0 V \\ & I_{\text {LOAD }}=2 A, S Y N C=2 V \end{aligned}$ |  |  | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ | $\begin{aligned} & 65 \\ & 60 \end{aligned}$ | ns ns |
| Minimum Off-Time |  |  |  | 80 | 110 | ns |
| Oscillator Frequency | $\begin{aligned} & \mathrm{R}_{\mathrm{T}}=221 \mathrm{k} \\ & \mathrm{R}_{\mathrm{T}}=60.4 \mathrm{k} \\ & \mathrm{R}_{\mathrm{T}}=18.2 \mathrm{k} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 180 \\ & 665 \\ & 1.8 \end{aligned}$ | $\begin{aligned} & 210 \\ & 700 \\ & 1.95 \end{aligned}$ | $\begin{aligned} & 240 \\ & 735 \\ & 2.1 \end{aligned}$ | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \\ & \mathrm{MHz} \end{aligned}$ |
| Top Power NMOS On-Resistance | $\mathrm{I}_{\text {SW }}=1 \mathrm{~A}$ |  |  | 36 |  | $\mathrm{m} \Omega$ |
| Top Power NMOS Current Limit |  | $\bullet$ | 10.5 | 14 | 17.5 | A |
| Bottom Power NMOS On-Resistance | $\mathrm{V}_{\text {INTVCC }}=3.4 \mathrm{~V}, \mathrm{I}_{\text {SW }}=1 \mathrm{~A}$ |  |  | 25 |  | $\mathrm{m} \Omega$ |
| Bottom Power NMOS Current Limit | $\mathrm{V}_{\text {INTVCC }}=3.4 \mathrm{~V}$ |  | 8.5 | 11 | 13.5 | A |
| SW Leakage Current | $\mathrm{V}_{\text {IN }}=42 \mathrm{~V}, \mathrm{~V}_{\text {SW }}=0 \mathrm{~V}, 42 \mathrm{~V}$ |  | -1.5 |  | 1.5 | $\mu \mathrm{A}$ |
| EN/UV Pin Threshold | EN/UV Rising | $\bullet$ | 0.95 | 1.01 | 1.07 | V |
| EN/UV Pin Hysteresis |  |  |  | 45 |  | mV |
| EN/UV Pin Current | $\mathrm{V}_{\text {EN/UV }}=2 \mathrm{~V}$ |  | -20 |  | 20 | nA |
| PG Upper Threshold Offset from $\mathrm{V}_{\text {FB }}$ | $V_{\text {FB }}$ Falling | $\bullet$ | 5 | 7.5 | 10 | \% |
| PG Lower Threshold Offset from V ${ }_{\text {FB }}$ | $V_{\text {FB }}$ Rising | $\bullet$ | -10.5 | -8 | -5.5 | \% |
| PG Hysteresis |  |  |  | 0.4 |  | \% |
| PG Leakage | $V_{P G}=3.3 \mathrm{~V}$ |  | -40 |  | 40 | nA |
| PG Pull-Down Resistance | $V_{\text {PG }}=0.1 \mathrm{~V}$ | $\bullet$ |  | 750 | 2000 | $\Omega$ |
| SYNC/MODE Threshold | SYNC/MODE DC and Clock Low Level Voltage SYNC/MODE Clock High Level Voltage SYNC/MODE DC High Level Voltage | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 0.7 \\ & 2.2 \end{aligned}$ | $\begin{aligned} & 0.9 \\ & 1.2 \\ & 2.55 \end{aligned}$ | $\begin{aligned} & 1.4 \\ & 2.9 \end{aligned}$ | V V V |
| Spread Spectrum Modulation Frequency Range | $\mathrm{R}_{\mathrm{T}}=60.4 \mathrm{k}, \mathrm{V}_{\text {SYNC }}=3.3 \mathrm{~V}$ |  |  | 24 |  | \% |
| Spread Spectrum Modulation Frequency | $\mathrm{V}_{\text {SYNC }}=3.3 \mathrm{~V}$ |  |  | 2.5 |  | kHz |
| TR/SS Source Current |  | $\bullet$ | 1.2 | 1.9 | 2.6 | $\mu \mathrm{A}$ |
| TR/SS Pull-Down Resistance | Fault Condition, TR/SS $=0.1 \mathrm{~V}$ |  |  | 220 |  | $\Omega$ |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The LT8645SE is guaranteed to meet performance specifications from $0^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ junction temperature. Specifications over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range are assured by design, characterization, and correlation with statistical process controls. The LT8645SI is guaranteed over the full $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range.

The junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right.$, in ${ }^{\circ} \mathrm{C}$ ) is calculated from the ambient temperature ( $\mathrm{T}_{\mathrm{A}}$ in ${ }^{\circ} \mathrm{C}$ ) and power dissipation (PD, in Watts) according to the formula:

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\left(\mathrm{PD} \cdot \theta_{\mathrm{JA}}\right)
$$

where $\theta_{\mathrm{JA}}$ (in ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) is the package thermal impedance.
Note 3: This IC includes overtemperature protection that is intended to protect the device during overload conditions. Junction temperature will exceed $150^{\circ} \mathrm{C}$ when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature will reduce lifetime.

## TYPICAL PERFORMANCE CHARACTERISTICS





8645S G03



Efficiency vs Frequency


Burst Mode Operation Efficiency vs Inductor Value


## TYPICAL PERFORMANCE CHARACTERISTICS







Top FET Current Limit vs Duty Cycle



Top FET Current Limit

EN Pin Thresholds

No-Load Supply Current

Switch Drop

Switch Drop


## LT8645S

TYPICAL PERFORMANCG CHARACTERISTICS



8645S G21


Minimum Load to Full Frequency (Pulse-Skipping Mode)


PG High Thresholds


## Switching Frequency


${ }^{8645 S}$ G20


8645S G23

## PG Low Thresholds



## TYPICAL PERFORMANCE CHARACTERISTICS




Bias Pin Current


## Switching Waveforms, Full

Frequency Continuous Operation
 FRONT PAGE APPLICATION
$12 V_{\text {IN }}$ TO 5V $V_{\text {OUT }}$ AT 2A


Switching Waveforms, Burst
Mode Operation


FRONT PAGE APPLICATION
$12 \mathrm{~V}_{\text {IN }}$ TO 5V $\mathrm{V}_{\text {OUT }}$ AT 10 mA
$\mathrm{V}_{\text {SYNC }}=0 \mathrm{~V}$


Bias Pin Current

Switch Rising Edge

$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$
$I_{\text {LOAD }}=3 A$

Switching Waveforms


FRONT PAGE APPLICATION
$48 \mathrm{~V}_{\text {IN }}$ TO 5V $\mathrm{V}_{\text {OUT }}$ AT 2A

TYPICAL PERFORMANCE CHARACTERISTICS

Transient Response; Load Current Stepped from 1A to 2A


FRONT PAGE APPLICATION
1A TO 2A TRANSIENT
$12 \mathrm{~V}_{\text {IN }}, 5 \mathrm{~V}_{\text {OUT }}$
Cout $=100 \mu \mathrm{~F}$

## Start-Up Dropout Performance



Transient Response; Load Current Stepped from 300 mA (Burst Mode Operation) to 1.3 A


50 s / $/ \mathrm{DIV}$
FRONT PAGE APPLICATION
300mA TO 1.3A TRANSIENT
$12 \mathrm{~V}_{\text {IN }}, 5 \mathrm{~V}_{\text {OUT }}$
$C_{\text {OUT }}=100 \mu \mathrm{~F}$

## Start-Up Dropout Performance




## TYPICAL PERFORMANCE CHARACTERISTICS

Radiated EMI Performance
(CISPR25 Radiated Emission Test with Class 5 Peak Limits)



## PIn functions

BIAS (Pin 1): The internal regulator will draw current from BIAS instead of $\mathrm{V}_{\text {IN }}$ when BIAS is tied to a voltage higher than 3.1 V . For output voltages of 3.3 V to 25 V this pin should be tied to $\mathrm{V}_{\text {OUT }}$. If this pin is tied to a supply other than $\mathrm{V}_{\text {out }}$ use a $1 \mu \mathrm{~F}$ local bypass capacitor on this pin. If no supply is available, tie to GND. However, especially for high input or high frequency applications, BIAS should be tied to output or an external supply of 3.3 V or above.

INTV CC (Pin 2): Internal 3.4V Regulator Bypass Pin. The internal power drivers and control circuits are powered from this voltage. INTV ${ }^{C C}$ maximum output current is 25 mA . Do not load the INTV CC pin with external circuitry. INTV ${ }_{C C}$ current will be supplied from BIAS if BIAS $>3.1 \mathrm{~V}$, otherwise current will be drawn from $\mathrm{V}_{\text {IN }}$. Voltage on INTV $\mathrm{C}_{\mathrm{C}}$ will vary between 2.8 V and 3.4 V when BIAS is between 3.0 V and 3.6 V . This pin should be floated.

NC (Pins 3, 7, 20, 24): No Connect. This pin is not connected to internal circuitry and can be tied anywhere on the PCB.
$\mathbf{V}_{\text {IN }}$ (Pins 4, 5, 6, 21, 22, 23): The $\mathrm{V}_{\text {IN }}$ pins supply current to the LT8645S internal circuitry and to the internal topside power switch. These pins must be tied together and be locally bypassed with a capacitor of $4.7 \mu \mathrm{~F}$ or more. Be sure to place the positive terminal of the input capacitor as close as possible to the $\mathrm{V}_{\text {IN }}$ pins, and the negative capacitor terminal as close as possible to the GND pins. See the Applications Information section for a sample layout.
GND (Pins 8, 9, 10, 17, 18, 19, Exposed Pad Pins 33-38): Ground. Place the negative terminal of the input capacitor as close to the GND pins as possible. See the Applications Information section for a sample layout. The exposed pads should be soldered to the PCB for good thermal performance. If necessary due to manufacturing limitations Pins 33to 38 may be left disconnected, however thermal performance will be degraded.

BST (Pin 11): This pin is used to provide a drive voltage, higher than the input voltage, to the topside power switch. This pin should be floated.

SW (Pins 12, 13, 14, 15, 16): The SW pins are the outputs of the internal power switches. Tie these pins together and connect them to the inductor and boost capacitor. This node should be kept small on the PCB for good performance and low EMI.

EN/UV (Pin 25): The LT8645S is shut down when this pin is low and active when this pin is high. The hysteretic threshold voltage is 1.00 V going up and 0.96 V going down. Tie to $V_{\text {IN }}$ if the shutdown feature is not used. An external resistor divider from $V_{\text {IN }}$ can be used to program a $\mathrm{V}_{\text {IN }}$ threshold below which the LT8645S will shut down.
RT (Pin 26): A resistor is tied between RT and ground to set the switching frequency.

CLKOUT (Pin 27): In forced continuous mode, spread spectrum, and synchronization modes, the CLKOUT pin will provide a $\sim 200 \mathrm{~ns}$ wide pulse at the switch frequency. The low and high levels of the CLKOUT pin are ground and INTV ${ }_{C C}$ respectively, and the drive strength of the CLKOUT pin is several hundred ohms. In Burst Mode operation, the CLKOUT pin will be low. Float this pin if the CLKOUT function is not used.

SYNC/MODE (Pin 28): This pin programs four different operating modes: 1) Burst Mode. Tie this pin to ground for Burst Mode operation at low output loads-this will result in ultralow quiescent current. 2) Pulse-skipping mode. This mode offers full frequency operation down to low output loads before pulse skipping occurs. Float this pin for pulse-skipping mode. When floating, pin leakage currents should be $<1 \mu \mathrm{~A}$. 3) Spread spectrum mode. Tie this pin high to INTV $C$ ( $(\sim 3.4 \mathrm{~V})$ or an external supply of 3 V to 4 V for pulse-skipping mode with spread spectrum modulation. 4) Synchronization mode. Drive this pin with a clock source to synchronize to an external frequency. During synchronization the part will operate in pulseskipping mode.

## PIn functions

TR/SS (Pin 29): Output Tracking and Soft-Start Pin. This pin allows user control of output voltage ramp rate during start-up. A TR/SS voltage below 0.97V forces the LT8645S to regulate the FB pin to equal the TR/SS pin voltage. When TR/SS is above 0.97 V , the tracking function is disabled and the internal reference resumes control of the error amplifier. An internal $1.9 \mu \mathrm{~A}$ pull-up current from INTV ${ }_{\text {CC }}$ on this pin allows a capacitor to program output voltage slew rate. This pin is pulled to ground with an internal $200 \Omega$ MOSFET during shutdown and faultconditions; use a series resistor if driving from a low impedance output. This pin may be left floating if the tracking function is not needed.

GND (Pin 30): Ground. Connect this pin to system ground and to the ground plane.

PG (Pin 31): The PG pin is the open-drain output of an internal comparator. PG remains low until the FB pin is within $\pm 8 \%$ of the final regulation voltage, and there are no fault conditions. PG is pulled low when EN/UV is below $1 \mathrm{~V}, \mathrm{INTV}_{\text {CC }}$ has fallen too low, $\mathrm{V}_{\text {IN }}$ is too low, or thermal shutdown. PG is valid when $\mathrm{V}_{\text {IN }}$ is above 3.4 V .
FB (Pin 32): The LT8645S regulates the FB pin to 0.97V. Connect the feedback resistor divider tap to this pin. Also, connect a phase lead capacitor between FB and $\mathrm{V}_{\text {Out }}$. Typically, this capacitor is 1 pF to 10 pF .
Corner Pins: These pins are for mechanical support only and can be tied anywhere on the PCB, typically ground or N/C.

## BLOCK DIAGRAM



## operation

The LT8645S is a monolithic, constant frequency, current mode step-down DC/DC converter. An oscillator, with frequency set using a resistor on the RT pin, turns on the internal top power switch at the beginning of each clock cycle. Current in the inductor then increases until the top switch current comparator trips and turns off the top power switch. The peak inductor current at which the top switch turns off is controlled by the voltage on the internal VC node. The error amplifier servos the VC node by comparing the voltage on the $V_{F B}$ pin with an internal 0.97 V reference. When the load current increases it causes a reduction in the feedback voltage relative to the reference leading the error amplifier to raise the VC voltage until the average inductor current matches the new load current. When the top power switch turns off, the synchronous power switch turns on until the next clock cycle begins or inductor current falls to zero. If overload conditions result in more than 11A flowing through the bottom switch, the next clock cycle will be delayed until switch current returns to a safe level.

The "S" in LT8645S refers to the second generation Silent Switcher technology. This technology allows fast switching edges for high efficiency at high switching frequencies, while simultaneously achieving good EMI/EMC performance. This includes the integration of ceramic capacitors into the package for $\mathrm{V}_{I N}, \mathrm{BST}$, and INTV ${ }_{\text {CC }}$ (see Block Diagram). These caps keep all the fast AC current loops small, which improves EMI/EMC performance.
If the EN/UV pin is low, the LT8645S is shut down and draws $1 \mu \mathrm{~A}$ from the input. When the EN/UV pin is above 1 V , the switching regulator will become active.
To optimize efficiency at light loads, the LT8645S operates in Burst Mode operation in light load situations. Between bursts, all circuitry associated with controlling the output switch is shut down, reducing the input supply current to $1.7 \mu \mathrm{~A}$. In a typical application, $2.5 \mu \mathrm{~A}$ will be consumed
from the input supply when regulating with no load. The SYNC/MODE pin is tied low to use Burst Mode operation and can be floated to use pulse-skipping mode. If a clock is applied to the SYNC/MODE pin the part will synchronize to an external clock frequency and operate in pulse-skipping mode. While in pulse-skipping mode the oscillator operates continuously and positive SW transitions are aligned to the clock. During light loads, switch pulses are skipped to regulate the output and the quiescent current will be several hundred $\mu \mathrm{A}$.
To improve EMI/EMC the LT8645S can operate in spread spectrum mode. This feature varies the clock with a triangular frequency modulation of $+20 \%$. For example, if the LT8645S's frequency is programmed to switch at 2 MHz , spread spectrum mode will modulate the oscillator between 2 MHz and 2.4 MHz . The SYNC/MODE pin should be tied high to INTV ${ }_{\text {CC }}(\sim 3.4 \mathrm{~V})$ or an external supply of 3 V to 4 V to enable spread spectrum modulation with pulseskipping mode.
To improve efficiency across all loads, supply current to internal circuitry can be sourced from the BIAS pin when biased at 3.3 V or above. Else, the internal circuitry will draw current from $\mathrm{V}_{\text {IN }}$. The BIAS pin should be connected to $V_{\text {OUT }}$ if the LT8645S output is programmed at 3.3 V to 25 V .
Comparators monitoring the FB pin voltage will pull the PG pin low if the output voltage varies more than $\pm 8 \%$ (typical) from the set point, or if a fault condition is present.
The oscillator reduces the LT8645S's operating frequency when the voltage at the FB pin is low. This frequency foldback helps to control the inductor current when the output voltage is lower than the programmed value which occurs during start-up or overcurrent conditions. When a clock is applied to the SYNC/MODE pin, the SYNC/MODE pin is floated, or held DC high, the frequency foldback is disabled and the switching frequency will slow down only during overcurrent conditions.

## APPLICATIONS INFORMATION

## Low EMI PCB Layout

The LT8645S is specifically designed to minimize EMI/ EMC emissions and also to maximize efficiency when switching at high frequencies. For optimal performance the LT8645S should use multiple $V_{\text {IN }}$ bypass capacitors.

Two small $0.47 \mu \mathrm{~F}$ capacitors can be placed as close as possible to the LT8645S: One capacitor on each side of the device ( $\mathrm{C}_{0 \text { PT1 } 1}, \mathrm{C}_{0 \text { PT } 2}$ ). A third capacitor with a larger value, $4.7 \mu \mathrm{~F}$ or higher, should be placed near $\mathrm{C}_{0 \text { PT1 }}$ or $\mathrm{C}_{0 \text { PT2 }}$.

See Figure 1 for a recommended PCB layout.

$\bigcirc$ GROUND VIA @VIN VIA $\bigoplus$ VOUT VIA (V) OTHER SIGNAL VIAS

Figure 1. Recommended PCB Layout for the LT8645S

## APPLICATIONS INFORMATION

For more detail and PCB design files refer to the Demo Board guide for the LT8645S.
Note that large, switched currents flow in the LT8645S VIN and GND pins and the input capacitors. The loops formed by the input capacitors should be as small as possible by placing the capacitors adjacent to the $\mathrm{V}_{\text {IN }}$ and GND pins. Capacitors with small case size such as 0603 or 0805 are optimal due to lowest parasitic inductance.

The input capacitors, along with the inductor and output capacitors, should be placed on the same side of the circuit board, and their connections should be made on that layer. Place a local, unbroken ground plane under the application circuit on the layer closest to the surface layer. The SW and BOOST nodes should be as small as possible. Finally, keep the FB and RT nodes small so that the ground traces will shield them from the SW and BOOST nodes.

The exposed pads on the bottom of the package should be soldered to the PCB to reduce thermal resistance to ambient. To keep thermal resistance low, extend the ground plane from the GND pins as much as possible, and add thermal vias to additional ground planes within the circuit board and on the bottom side.

## Achieving Ultralow Quiescent Current (Burst Mode Operation)

To enhance efficiency at light loads, the LT8645S operates in low ripple Burst Mode operation, which keeps the output capacitor charged to the desired output voltage while minimizing the input quiescent current and minimizing output voltage ripple. In Burst Mode operation the LT8645S delivers single small pulses of current to the output capacitor followed by sleep periods where the output power is supplied by the output capacitor. While in sleep mode the LT8645S consumes $1.7 \mu \mathrm{~A}$.

As the output load decreases, the frequency of single current pulses decreases (see Figure 2a) and the percentage of time the LT8645S is in sleep mode increases, resulting in much higher light load efficiency than for typical converters. By maximizing the time between pulses, the converter quiescent current approaches $2.5 \mu \mathrm{~A}$ for a typical application when there is no output load. Therefore, to optimize the quiescent current performance at light loads, the current in the feedback resistor divider must be minimized as it appears to the output as load current.

Minimum Load to Full Frequency

(2a)
(Pulse-Skipping Mode)

(2b)

Figure 2. SW Frequency vs Load Information in Burst Mode Operation (2a) and Pulse-Skipping Mode (2b)

## APPLICATIONS INFORMATION

In order to achieve higher lightload efficiency, more energy must be delivered to the output during the single small pulses in Burst Mode operation such that the LT8645S can stay in sleep mode longer between each pulse. This can be achieved by using a larger value inductor (i.e., $4.7 \mu \mathrm{H}$ ), and should be considered independent of switching frequency when choosing an inductor. For example, while a lower inductor value would typically be used for a high switching frequency application, if high light load efficiency is desired, a higher inductor value should be chosen. See curve in Typical Performance Characteristics.

While in Burst Mode operation the current limit of the top switch is approximately 1.25 A (as shown in Figure 3), resulting in low output voltage ripple. Increasing the output capacitance will decrease output ripple proportionally. As load ramps upward from zero the switching frequency will increase but only up to the switching frequency programmed by the resistor at the RT pin as shown in Figure2a.

## Switching Waveforms, Burst Mode Operation



Figure 3. Burst Mode Operation

The output load at which the LT8645S reaches the programmed frequency varies based on input voltage, output voltage, and inductor choice. To select low ripple Burst Mode operation, tie the SYNC/MODE pin below 0.4 V (this can be ground or a logic low output).

## Pulse-Skipping Mode

For some applications it is desirable for the LT8645S to operate in pulse-skipping mode, offering two major differences from Burst Mode operation. First is the clock stays awake at all times and all switching cycles are aligned to the clock. In this mode much of the internal circuitry is awake at all times, increasing quiescent current to several hundred $\mu \mathrm{A}$. Second is that full switching frequency is reached at lower output load than in Burst Mode operation (see Figure 2b). To enable pulse-skipping mode, float the SYNC/MODE pin. Leakage current in this pin should be $<1 \mu \mathrm{~A}$. See Block Diagram for internal pull-up and pulldown resistance.

## Spread Spectrum Mode

The LT8645Sfeatures spread spectrum operation to further reduce EMI/EMC emissions. To enable spread spectrum operation, the SYNC/MODE pin should be tied high to INTV $_{\text {CC }}(\sim 3.4 \mathrm{~V})$ or an external supply of 3 V to 4 V . In this mode, triangular frequency modulation is used to vary the switching frequency between the value programmed by RT to approximately $20 \%$ higher than that value. The modulation frequency is approximately 3 kHz . For example, when the LT8645S is programmed to 2 MHz , the frequency will vary from 2 MHz to 2.4 MHz at a 3 kHz rate. When spread spectrum operation is selected, Burst Mode operation is disabled, and the part will run in pulse-skipping mode.

## APPLICATIONS InFORMATION

## Synchronization

To synchronize the LT8645S oscillator to an external frequency, connect a square wave to the SYNC/MODE pin. The square wave amplitude should have valleys that are below 0.4 V and peaks above 1.5 V (up to 6 V ), with a minimum on-time and off-time of 50ns.

The LT8645S will not enter Burst Mode operation at low output loads while synchronized to an external clock, but instead will pulse-skip to maintain regulation. The LT8645S may be synchronized over a 200 kHz to 2.2 MHz range. The RT resistor should be chosen to set the LT8645S switching frequency equal to or below the lowest synchronization input. For example, if the synchronization signal will be 500 kHz and higher, the RT should be selected for 500 kHz . The slope compensation is set by the RT value, while the minimum slope compensation required to avoid subharmonic oscillations is established by the inductor size, input voltage, and output voltage. Since the synchronization frequency will not change the slopes of the inductor current waveform, if the inductor is large enough to avoid subharmonic oscillations at the frequency set by RT, then the slope compensation will be sufficient for all synchronization frequencies.

The LT8645S does not operate in forced continuous mode regardless of SYNC/MODE signal.

## FB Resistor Network

The output voltage is programmed with a resistor divider between the output and the FB pin. Choose the resistor values according to:

$$
\begin{equation*}
\mathrm{R} 1=\mathrm{R} 2\left(\frac{\mathrm{~V}_{\text {OUT }}}{0.97 \mathrm{~V}}-1\right) \tag{1}
\end{equation*}
$$

Reference designators refer to the Block Diagram. 1\% resistors are recommended to maintain output voltage accuracy.

Iflowinputquiescent current and good light-Ioad efficiency are desired, use large resistor values for the FB resistor divider. The current flowing in the divider acts as a load current, and will increase the no-load input current to the converter, which is approximately:

$$
\begin{equation*}
I_{Q}=1.7 \mu A+\left(\frac{V_{O U T}}{R 1+R 2}\right)\left(\frac{V_{O U T}}{V_{I N}}\right)\left(\frac{1}{n}\right) \tag{2}
\end{equation*}
$$

where $1.7 \mu \mathrm{~A}$ is the quiescent current of the LT8645S and the second term is the current in the feedback divider reflected to the input of the buck operating at its light load efficiency n . For a 3.3 V application with $\mathrm{R} 1=1 \mathrm{M}$ and R2 $=412 k$, the feedback divider draws $2.3 \mu \mathrm{~A}$. With $\mathrm{V}_{\text {IN }}=$ 12 V and $\mathrm{n}=80 \%$, this adds $0.8 \mu \mathrm{~A}$ to the $1.7 \mu \mathrm{~A}$ quiescent current resulting in $2.5 \mu \mathrm{~A}$ no-load current from the 12 V supply. Note that this equation implies that the no-load current is a function of $\mathrm{V}_{\mathrm{IN}}$; this is plotted in the Typical Performance Characteristics section.

When using large FB resistors, a 1 pF to 10 pF phase-lead capacitor should be connected from $\mathrm{V}_{\text {OUT }}$ to FB .

## Setting the Switching Frequency

The LT8645S uses a constant frequency PWM architecture that can be programmed to switch from 200kHzto 2.2MHz by using a resistor tied from the RT pin to ground. A table showing the necessary $R_{\top}$ value for a desired switching frequency is in Table 1.

The $R_{T}$ resistor required for a desired switching frequency can be calculated using:

$$
\begin{equation*}
R_{T}=\frac{46.5}{f_{S W}}-5.2 \tag{3}
\end{equation*}
$$

where $R_{T}$ is in $k \Omega$ and $f_{S W}$ is the desired switching frequency in MHz .

## APPLICATIONS INFORMATION

Table 1. SW Frequency vs $\mathbf{R}_{\boldsymbol{T}}$ Value

| $\mathbf{f}_{\mathbf{S W}}(\mathbf{M H z})$ | $\mathbf{R}_{\mathbf{T}}(\mathbf{k} \boldsymbol{\Omega})$ |
| :---: | :---: |
| 0.2 | 232 |
| 0.3 | 150 |
| 0.4 | 110 |
| 0.5 | 88.7 |
| 0.6 | 71.5 |
| 0.7 | 60.4 |
| 0.8 | 52.3 |
| 1.0 | 41.2 |
| 1.2 | 33.2 |
| 1.4 | 28.0 |
| 1.6 | 23.7 |
| 1.8 | 20.5 |
| 2.0 | 17.8 |
| 2.2 | 15.8 |

## Operating Frequency Selection and Trade-Offs

Selection of the operating frequency is a trade-off between efficiency, component size, and input voltage range. The advantage of high frequency operation is that smaller inductor and capacitor values may be used. The disadvantages are lower efficiency and a smaller input voltage range.

The highest switching frequency (fsw(MAX)) for a given application can be calculated as follows:

$$
\begin{equation*}
\mathrm{f}_{\text {SW(MAX })}=\frac{V_{\text {OUT }}+V_{\text {SW(BOT) }}}{\mathrm{t}_{\text {ON(MIN) })}\left(V_{\text {IN }}-V_{\text {SW(TOP) }}+V_{\text {SW(BOT) })}\right)} \tag{4}
\end{equation*}
$$

where $\mathrm{V}_{\text {IN }}$ is the typical input voltage, $\mathrm{V}_{\text {OUT }}$ is the output voltage, $\mathrm{V}_{\text {SW(TOP) }}$ and $\mathrm{V}_{S W(B O T)}$ are the internal switch drops ( $\sim 0.3 \mathrm{~V}, \sim 0.2 \mathrm{~V}$, respectively at maximum load) and $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ is the minimum top switch on-time (see the Electrical Characteristics). This equation shows that a slower switching frequency is necessary to accommodate a high $V_{\text {IN }} / V_{\text {OUT }}$ ratio.

For transient operation, $\mathrm{V}_{\text {IN }}$ may go as high as the absolute maximum rating of 65 V regardless of the $\mathrm{R}_{\top}$ value, however the LT8645S will reduce switching frequency as necessary to maintain control of inductor current to assure safe operation.
The LT8645S is capable of a maximum duty cycle of approximately $99 \%$, and the $\mathrm{V}_{\text {IN }}-$ to- $\mathrm{V}_{\text {OUT }}$ dropout is limited by the $R_{D S(O N)}$ of the top switch. In this mode the LT8645S skips switch cycles, resulting in alower switching frequency than programmed by RT.
For applications that cannot allow deviation from the programmed switching frequency at low $\mathrm{V}_{\text {IN }} / V_{\text {OUT }}$ ratios use the following formula to set switching frequency:
$V_{\text {IN(MIN })}=\frac{V_{\text {OUT }}+V_{\text {SW(BOT) }}}{1-\mathrm{f}_{\text {SW }} \bullet \mathrm{t}_{\text {OFF(MIN })}}-V_{\text {SW(BOT) }}+V_{\text {SW(TOP) }}$
where $\mathrm{V}_{\text {IN(MIN) }}$ is the minimum input voltage without skipped cycles, $\mathrm{V}_{\text {OUT }}$ is the output voltage, $\mathrm{V}_{\text {SW(TOP) }}$ and $\mathrm{V}_{\mathrm{SW}}(\mathrm{BOT})$ are the internal switch drops $(\sim 0.3 \mathrm{~V}, \sim 0.2 \mathrm{~V}$, respectively at maximum load), $\mathrm{f}_{\mathrm{Sw}}$ is the switching frequency (set by RT), and $t_{0 F F(\text { MIN })}$ is the minimum switch off-time. Note that higher switching frequency will increase the minimum input voltage below which cycles will be dropped to achieve higher duty cycle.

## Inductor Selection and Maximum Output Current

The LT8645S is designed to minimize solution size by allowing the inductor to be chosen based on the output load requirements of the application. During overload or short-circuit conditions the LT8645S safely tolerates operation with a saturated inductor through the use of a high speed peak-current mode architecture.

A good first choice for the inductor value is:

$$
\begin{equation*}
L=\left(\frac{V_{0 U T}+V_{S W(B O T)}}{f_{S W}}\right) \cdot 0.4 \tag{6}
\end{equation*}
$$

where $\mathrm{f}_{\mathrm{Sw}}$ is the switching frequency in $\mathrm{MHz}, \mathrm{V}_{\text {OUT }}$ is the output voltage, $\mathrm{V}_{\text {SW(BOT) }}$ is the bottom switch drop ( $\sim 0.2 \mathrm{~V}$ ) and L is the inductor value in $\mu \mathrm{H}$.

## APPLICATIONS InFORMATION

To avoid overheating and poor efficiency, an inductor must be chosen with an RMS current rating that is greater than the maximum expected output load of the application. In addition, the saturation current (typically labeled $I_{\text {SAT }}$ ) rating of the inductor must be higher than the load current plus $1 / 2$ of in inductor ripple current:

$$
\begin{equation*}
\mathrm{L}_{\mathrm{L}(\mathrm{PEAK})}=\mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})}+\frac{1}{2} \Delta \mathrm{I}_{\mathrm{L}} \tag{7}
\end{equation*}
$$

where $\Delta L_{L}$ is the inductor ripple current as calculated in Equation 9 and $I_{\text {LOAD(MAX) }}$ is the maximum output load for a given application.

As a quick example, an application requiring 2 A output should use an inductor with an RMS rating of greater than $2 A$ and an $I_{S A T}$ of greater than 3A. During long duration overload or short-circuit conditions, the inductor RMS rating requirement is greater to avoid overheating of the inductor. To keep the efficiency high, the series resistance (DCR) should be less than $0.02 \Omega$, and the core material should be intended for high frequency applications.

The LT8645S limits the peak switch current in order to protect the switches and the system from overload faults. The top switch current limit (lІІM) is 14A at low duty cycles and decreases linearly to 11.5 A at $\mathrm{DC}=0.9$. The inductor value must then be sufficient to supply the desired maximum output current (IOUT(MAX)), which is a function of the switch current limit ( $l_{\text {LIM }}$ ) and the ripple current.

$$
\begin{equation*}
\mathrm{I}_{\mathrm{OUT}(\mathrm{MAX})}=\mathrm{I}_{\mathrm{LIM}}-\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2} \tag{8}
\end{equation*}
$$

The peak-to-peak ripple current in the inductor can be calculated as follows:

$$
\begin{equation*}
\Delta \mathrm{L}_{\mathrm{L}}=\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{L} \bullet \mathrm{f}_{\mathrm{SW}}} \cdot\left(1-\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {IN(MAX) }}}\right) \tag{9}
\end{equation*}
$$

where $\mathrm{f}_{\mathrm{S}}$ is the switching frequency of the LT8645S, and $L$ is the value of the inductor. Therefore, the maximum output current that the LT8645S will deliver depends on the switch current limit, the inductor value, and the input and output voltages. The inductor value may have to be increased if the inductor ripple current does not allow sufficient maximum output current (lout(MAX) given the
switching frequency, and maximum input voltage used in the desired application.

When operating at high $\mathrm{V}_{\text {IN }}$ (greater than 40 V ) and at a frequency and duty cycle that would require a switch ontime of less than 100 ns , choose an inductor such that the $\Delta I_{\mathrm{L}}$ is greater than 1.5 A in order to prevent duty cycle jitter.
In orderto achieve higher light load efficiency, more energy must be delivered to the output during the single small pulses in Burst Mode operation such that the LT8645S can stay in sleep mode longer between each pulse. This can be achieved by using a larger value inductor (i.e., $4.7 \mu \mathrm{H}$ ), and should be considered independent of switching frequency when choosing an inductor. For example, while a lower inductor value would typically be used for a high switching frequency application, if high light Ioad efficiency is desired, a higher inductor value should be chosen. See curve in Typical Performance Characteristics.

The optimum inductor for a given application may differ from the one indicated by this design guide. A larger value inductor provides a higher maximum load current and reduces the output voltage ripple. For applications requiring smaller load currents, the value of the inductor may be lower and the LT8645S may operate with higher ripple current. This allows use of a physically smaller inductor, or one with a lower DCR resulting in higher efficiency. Be aware that low inductance may result in discontinuous mode operation, which further reduces maximum load current.

For more information about maximum output current and discontinuous operation, see Linear Technology's Application Note 44.

Finally, for duty cycles greater than $50 \%\left(V_{O U T} / V_{I N}>0.5\right)$, a minimum inductance is required to avoid sub-harmonic oscillation. See Application Note 19.

## Input Capacitors

The $\mathrm{V}_{\text {IN }}$ of the LT8645S should be bypassed with at least three ceramic capacitors for best performance. Two small ceramic capacitors of $0.47 \mu \mathrm{~F}$ can be placed close to the part; one on each side of the device ( $\mathrm{C}_{0 \text { PT1 }}, \mathrm{C}_{0 \text { PT2 }}$ ). These capacitors should be 0603 or 0805 in size. For automotive applications requiring 2 series input capacitors, two small 0603 or 0805 may be placed at each side of the LT8645S.

## APPLICATIONS INFORMATION

A third, larger ceramic capacitor of $4.7 \mu \mathrm{~F}$ or larger should be placed close to $\mathrm{C}_{0 \text { PT1 }}$ or $\mathrm{C}_{0 \mathrm{PT} 2}$. See layout section for more detail. X7R or X5R capacitors are recommended for best performance across temperature and input voltage variations.

Note that larger input capacitance is required when a lower switching frequency is used. If the input power source has high impedance, or there is significant inductance due to long wires or cables, additional bulk capacitance may be necessary. This can be provided with a low performance electrolytic capacitor.

A ceramic input capacitor combined with trace or cable inductance forms a high quality (under damped) tank circuit. If the LT8645S circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the LT8645S's voltage rating. This situation is easily avoided (see Linear Technology Application Note 88).

## Output Capacitor and Output Ripple

The output capacitor has two essential functions. Along with the inductor, it filters the square wave generated by the LT8645S to produce the DC output. In this role it determines the output ripple, thus low impedance at the switching frequency is important. The second function is to store energy in order to satisfy transient loads and stabilize the LT8645S's control loop. Ceramic capacitors have very low equivalent series resistance (ESR) and provide the best ripple performance. For good starting values, see the Typical Applications section.
Use X5R or X7R types. This choice will provide low output ripple and good transient response. Transient performance can be improved with a higher value output capacitor and the addition of a feedforward capacitor placed between $V_{\text {OUt }}$ and FB. Increasing the output capacitance will also decrease the output voltage ripple. A lower value of output capacitor can be used to save space and cost but transient performance will suffer and may cause loop instability. See the Typical Applications in this data sheet for suggested capacitor values.

When choosing a capacitor, special attention should be given to the data sheetto calculate the effective capacitance under the relevant operating conditions of voltage bias and temperature. A physically larger capacitor or one with a higher voltage rating may be required.

## Ceramic Capacitors

Ceramic capacitors are small, robust and have very low ESR. However, ceramic capacitors can cause problems when used with the LT8645S due to their piezoelectric nature. When in Burst Mode operation, the LT8645S's switching frequency depends on the load current, and at very light loads the LT8645S can excite the ceramic capacitor at audio frequencies, generating audible noise. Since the LT8645S operates at a lower current limit during Burst Mode operation, the noise is typically very quiet to a casual ear. If this is unacceptable, use a high performance tantalum or electrolytic capacitor at the output. Low noise ceramic capacitors are also available.
A final precaution regarding ceramic capacitors concerns the maximum input voltage rating of the LT8645S. As previously mentioned, a ceramic input capacitor combined with trace or cable inductance forms a high quality (underdamped) tank circuit. If the LT8645S circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the LT8645S's rating. This situation is easily avoided (see Linear Technology Application Note 88).

## Enable Pin

The LT8645S is in shutdown when the EN pin is low and active when the pin is high. The rising threshold of the EN comparator is 1.01 V , with 45 mV of hysteresis. The EN pin can be tied to $\mathrm{V}_{\text {IN }}$ if the shutdown feature is not used, or tied to a logic level if shutdown control is required.

Adding a resistor divider from $\mathrm{V}_{\text {IN }}$ to EN programs the LT8645S to regulate the output only when $\mathrm{V}_{\text {IN }}$ is above a desired voltage (see the Block Diagram). Typically, this threshold, $\mathrm{V}_{\operatorname{IN}(E N)}$, is used in situations where the input supply is current limited, or has a relatively high source resistance. A switching regulator draws constant power

## APPLICATIONS InFORMATION

from the source, so source current increases as source voltage drops. This looks like a negative resistance load to the source and can cause the source to current limit or latch low under low source voltage conditions. The $\mathrm{V}_{\text {IN(EN) }}$ threshold prevents the regulator from operating at source voltages where the problems might occur. This threshold can be adjusted by setting the values R3 and R4 such that they satisfy the following equation:

$$
\begin{equation*}
V_{\operatorname{IN(EN)}}=\left(\frac{R 3}{R 4}+1\right) \cdot 1.01 \mathrm{~V} \tag{10}
\end{equation*}
$$

where the LT8645S will remain off until $\mathrm{V}_{\text {IN }}$ is above $\mathrm{V}_{\text {IN(EN) }}$. Due to the comparator's hysteresis, switching will not stop until the input falls slightly below $\mathrm{V}_{\text {IN(EN })}$.
When operating in Burst Mode operation for light load currents, the current through the $\mathrm{V}_{\operatorname{IN}(E N)}$ resistor network can easily be greater than the supply current consumed by the LT8645S. Therefore, the $\mathrm{V}_{\text {IN(EN) }}$ resistors should be large to minimize their effect on efficiency at low loads.

## INTV ${ }_{\text {cc }}$ Regulator

An internal low dropout (LDO) regulator produces the 3.4V supply from $\mathrm{V}_{\text {IN }}$ that powers the drivers and the internal bias circuitry. The INTV $C C$ can supply enough current for the LT8645S's circuitry. To improve efficiency the internal LDO can also draw current from the BIAS pin when the BIAS pin is at 3.1 V or higher. Typically the BIAS pin can be tied to the output of the LT8645S, or can be tied to an external supply of 3.3 V or above. If BIAS is connected to a supply other than $\mathrm{V}_{\text {Out }}$, be sure to bypass with a local ceramic capacitor. If the BIAS pin is below 3.0V, the internal LDO will consume current from $V_{\text {IN }}$. Applications with high input voltage and high switching frequency where the internal LDO pulls current from $V_{\text {IN }}$ will increase die temperature because of the higher power dissipation across the LDO. Do not connect an external load to the $\mathrm{INTV}_{\text {CC }}$ pin.

## Output Voltage Tracking and Soft-Start

The LT8645S allows the user to program its output voltage ramp rate by means of the TR/SS pin. An internal $1.9 \mu \mathrm{~A}$ pulls up the TR/SS pin to INTV ${ }_{c c}$. Putting an external capacitor on TR/SS enables soft starting the output to preventcurrentsurge on the input supply. During the soft-start ramp the outputvoltage will proportionally track the TR/SS pin voltage. For output tracking applications, TR/SS can be externally driven by another voltage source. From OV to 0.97 V , the $\mathrm{TR} / \mathrm{SS}$ voltage will override the internal 0.97 V reference input to the error amplifier, thus regulating the FB pin voltage to that of TR/SS pin. When TR/SS is above 0.97 V , tracking is disabled and the feedback voltage will regulate to the internal reference voltage. The TR/SS pin may be left floating if the function is not needed.

An active pull-down circuit is connected to the TR/SS pin which will discharge the external soft-start capacitor in the case of fault conditions and restart the ramp when the faults are cleared. Fault conditions that clear the soft-start capacitor are the EN/UV pin transitioning low, $\mathrm{V}_{\text {IN }}$ voltage falling too low, or thermal shutdown.

## Output Power Good

When the LT8645S's output voltage is within the $\pm 8 \%$ window of the regulation point, the output voltage is considered good and the open-drain PG pin goes high impedance and is typically pulled high with an external resistor. Otherwise, the internal pull-down device will pull the PG pin low. To prevent glitching both the upper and lower thresholds include $0.4 \%$ of hysteresis. PG is valid when $\mathrm{V}_{\text {IN }}$ is above 3.4 V
The PG pin is also actively pulled low during several fault conditions: EN/UV pin is below 1 V , INTV ${ }_{\text {CC }}$ has fallen too low, $\mathrm{V}_{\text {IN }}$ is too low, or thermal shutdown.

## APPLICATIONS INFORMATION

Shorted and Reversed Input Protection
The LT8645S will toleratea shorted output. Several features are used for protection during output short-circuit and brownout conditions. The first is the switching frequency will be folded back while the output is lower than the set point to maintain inductor current control. Second, the bottom switch current is monitored such that if inductor current is beyond safe levels switching of the top switch will be delayed until such time as the inductor current falls to safe levels.

Frequency foldback behavior depends on the state of the SYNC pin: If the SYNC pin is low the switching frequency will slow while the output voltage is lower than the programmed level. If the SYNC pin is connected to a clock source, floated, or tied high, the LT8645S will stay at the programmed frequency without foldback and only slow switching if the inductor current exceeds safe levels.
There is another situation to consider in systems where the output will be held high when the input to the LT8645S is absent. This may occur in battery charging applications or in battery-backup systems where a battery or some other supply is diode ORed with the LT8645S's output. If the $V_{\text {IN }}$
pin is allowed to float and the EN pin is held high (either by a logic signal or because it is tied to $\mathrm{V}_{\text {IN }}$ ), then the LT8645S's internal circuitry will pull its quiescent current through its SW pin. This is acceptable if the system can tolerate several $\mu \mathrm{A}$ in this state. If the EN pin is grounded the SW pin current will drop to near $1 \mu \mathrm{~A}$. However, if the $V_{\text {IN }}$ pin is grounded while the output is held high, regardless of EN, parasitic body diodes inside the LT8645S can pull current from the output through the SW pin and the $\mathrm{V}_{\mathrm{IN}}$ pin. Figure 4 shows a connection of the $\mathrm{V}_{\mathrm{IN}}$ and EN/UV pins that will allow the LT8645S to run only when the input voltage is present and that protects against a shorted or reversed input.


Figure 4. Reverse $V_{\mathbb{I N}}$ Protection

## APPLICATIONS INFORMATION

## Thermal Considerations

For higher ambient temperatures, care should be taken in the layout of the PCB to ensure good heat sinking of the LT8645S. The ground pins on the bottom of the package should be soldered to a ground plane. This ground should be tied to large copper layers below with thermal vias; these layers will spread heat dissipated by the LT8645S. Placing additional vias can reduce thermal resistance further. The maximum load current should be derated as the ambient temperature approaches the maximum junction rating. Power dissipation within the LT8645S can be estimated by calculating the total power loss from an efficiency measurement and subtracting the inductor Ioss. The die temperature is calculated by multiplying the LT8645S power dissipation by the thermal resistance from junction to ambient.

The internal overtemperature protection monitors the junction temperature of the LT8645S. If the junction temperature reaches approximately $180^{\circ} \mathrm{C}$, the LT8645S will stop switching and indicate a fault condition until the temperature drops about $10^{\circ} \mathrm{C}$ cooler.

Temperature rise of the LT8645S is worst when operating at high load, high $\mathrm{V}_{\mathrm{IN}}$, and high switching frequency. If the case temperature is too high for a given application, then either $\mathrm{V}_{\mathrm{IN}}$, switching frequency, or load current can be decreased to reduce the temperature to an acceptable level. Figure 5 shows examples of how case temperature rise can be managed by reducing $\mathrm{V}_{\mathbb{N}}$, switching frequency, or load.

The LT8645S's top switch current limit decreases with higher duty cycle operation for slope compensation. This also limits the output current the LT8645S can deliver for a given application. See curve in the Typical Performance Characteristics section.


Figure 5. Case Temperature Rise

## TYPICAL APPLICATIONS



Figure 6. 5V 8A Step-Down Converter with Soft-Start and Power Good


Figure 7. 3.3V, 8A Step-Down Converter with Soft Start and Power Good


Figure 8. Ultralow EMI 5V, 8A Step-Down Converter with Spread Spectrum

## LT8645S

TYPICAL APPLICATIONS


Figure 9. 2MHz 5V, 8A Step-Down Converter


Figure 10. 2MHz 3.3V, 8A Step-Down Converter


Figure 11. 12V, 8A Step-Down Converter

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/product/LT8645S\#packaging for the most recent package drawings.
LQFN Package
32-Lead $(6 \mathrm{~mm} \times 4 \mathrm{~mm} \times 0.94 \mathrm{~mm})$
$($ Reference LTC DWG \# 05-08-1512 Rev B)





## TYPICAL APPLICATIONS

### 1.8V, 8A Step-Down Converter



## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT8640S | 42V, 6A Synchronous Step-Down Silent Switcher 2 with $2.5 \mu \mathrm{~A}$ Quiescent Current | $\begin{aligned} & \mathrm{V}_{\text {IN(MIN })}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT (MAX })}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.97 \mathrm{~V}, \\ & \mathrm{I}_{Q}=2.5 \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 4 \mathrm{~mm} \times 4 \mathrm{~mm} \text { LQFN-24 } \end{aligned}$ |
| $\begin{aligned} & \text { LT8640/ } \\ & \text { LT8640-1 } \end{aligned}$ | 42V, 5A, 96\% Efficiency, 3MHz Synchronous MicroPower Step-Down $D C / D C$ Converter with $I_{Q}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & V_{I_{N(M I N)}}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX })}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.97 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 4 \mathrm{~mm} \text { QFN-18 } \end{aligned}$ |
| LT8641 | 65V, 3.5A, 95\% Efficiency, 3MHz Synchronous MicroPower Step-Down $D C / D C$ Converter with $\mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & V_{I N(M I N)}=3 V, V_{I N(M A X)}=65 \mathrm{~V}, V_{O U T(M I N)}=0.81 \mathrm{~V}, \\ & I_{Q}=2.5 \mu A, I_{S D}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 4 \mathrm{~mm} \text { QFN-18 } \end{aligned}$ |
| LT8609/ LT8609A | 42V, 2A, 94\% Efficiency, 2.2MHz Synchronous MicroPower Step-Down DC/DC Converter with $\mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\text {IN(MIN })}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX })}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT (MIN })}=0.8 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSOP}-10 \mathrm{E} \end{aligned}$ |
| $\begin{aligned} & \text { LT8610A/ } \\ & \text { LT8610AB } \end{aligned}$ | 42V, 3.5A, 96\% Efficiency, 2.2MHz Synchronous MicroPower Step-Down $D C / D C$ Converter with $I_{Q}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\text {IN(MIN })}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX })}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.97 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSOP}-16 \mathrm{E} \end{aligned}$ |
| LT8610AC | 42V, 3.5A, 96\% Efficiency, 2.2MHz Synchronous MicroPower Step-Down DC/DC Converter with $I_{Q}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\text {IN(MIN })}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX })}=42 \mathrm{~V}, \mathrm{~V}_{O U T(M I N)}=0.8 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSOP}-16 \mathrm{E} \end{aligned}$ |
| LT8610 | 42V, 2.5A, 96\% Efficiency, 2.2MHz Synchronous MicroPower Step-Down $D C / D C$ Converter with $I_{Q}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\text {IN(MIN })}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX })}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.97 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSOP}-16 \mathrm{E} \end{aligned}$ |
| LT8611 | 42V, 2.5A, 96\% Efficiency, 2.2MHz Synchronous MicroPower Step-Down $D C / D C$ Converter with $I_{Q}=2.5 \mu \mathrm{~A}$ and Input/Output Current Limit/Monitor | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}_{(\operatorname{MIN})}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX) }}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.97 \mathrm{~V},} \\ & \mathrm{Q}_{\mathrm{L}}=2.5 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 5 \mathrm{~mm} \text { QFN-24 } \end{aligned}$ |
| LT8616 | 42V, Dual 2.5A + 1.5A, 95\% Efficiency, 2.2MHz Synchronous MicroPower Step-Down DC/DC Converter with $I_{Q}=5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\text {IN(MIN })}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX }}=42 \mathrm{~V}, \mathrm{~V}_{O U T(M I N)}=0.8 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{Q}}=5 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{TSSOP}-28 \mathrm{E}, 3 \mathrm{~mm} \times 6 \mathrm{~mm} \text { QFN-28 } \end{aligned}$ |
| LT8620 | 65V, 2.5A, 94\% Efficiency, 2.2MHz Synchronous MicroPower Step-Down $D C / D C$ Converter with $I_{Q}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\text {IN(MIM })}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX }}=65 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIIN })}=0.97 \mathrm{~V}, \\ & \mathrm{I}_{Q}=2.5 \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MSOP}-16 \mathrm{E}, 3 \mathrm{~mm} \times 5 \mathrm{~mm} \text { QFN- } 24 \end{aligned}$ |
| LT8614 | 42V, 4A, 96\% Efficiency, 2.2MHz Synchronous Silent Switcher Step-Down $D C / D C$ Converter with $I_{Q}=2.5 \mu \mathrm{~A}$ | $\mathrm{V}_{\operatorname{IN}(\operatorname{MIN})}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX) }}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) })}=0.97 \mathrm{~V} \text {, }$ $\mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 4 \mathrm{~mm} \text { QFN18 }$ |
| LT8612 | 42V, 6A, 96\% Efficiency, 2.2MHz Synchronous MicroPower Step-Down DC/DC Converter with $\mathrm{I}_{0}=2.5 \mu \mathrm{~A}$ | $\begin{aligned} & \mathrm{V}_{\text {IN(MIN })}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX) }}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.97 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{Q}}=3.0 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 6 \mathrm{~mm} \text { QFN-28 } \end{aligned}$ |
| LT8613 | 42V, 6A, 96\% Efficiency, 2.2MHz Synchronous MicroPower Step-Down DC/DC Converter with Current Limiting | $\begin{aligned} & V_{I_{\text {IN(MIN })}}=3.4 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX) }}=42 \mathrm{~V}, \mathrm{~V}_{\text {OUT }(\operatorname{MIN})}=0.97 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{Q}}=3.0 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 6 \mathrm{~mm} \text { QFN-28 } \end{aligned}$ |
| LT8602 | 42V, Quad Output ( $2.5 \mathrm{~A}+1.5 \mathrm{~A}+1.5 \mathrm{~A}+1.5 \mathrm{~A}$ ) 95\% Efficiency, 2.2 MHz Synchronous MicroPower Step-Down DC/DC Converter with $I_{Q}=25 \mu \mathrm{~A}$ | $\begin{aligned} & V_{\operatorname{IN}(\operatorname{MIN})}=3 \mathrm{~V}, \mathrm{~V}_{\operatorname{IN}(\operatorname{MAX})}=42 \mathrm{~V}, \mathrm{~V}_{0 U T(M \operatorname{IN})}=0.8 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{Q}}=2.5 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 6 \mathrm{~mm} \times 6 \mathrm{~mm} \text { QFN-40 } \end{aligned}$ |


[^0]:    $\boldsymbol{\mathcal { C }}$, LT, LTC, LTM, Linear Technology, the Linear logo, Silent Switcher and Burst Mode are registered trademarks of Analog Devices, Inc. All other trademarks are the property of their respective owners.

